Wednesday, October 17, 2012

1210.4249 (Thomas J. Milburn et al.)

Checking the error correction strength of arbitrary surface code logical
gates
   [PDF]

Thomas J. Milburn, Austin G. Fowler
Topologically quantum error corrected logical gates are complex. Chains of errors can form in space and time and diagonally in spacetime. It is highly nontrivial to determine whether a given logical gate is free of low weight combinations of errors leading to failure. We report a new tool Nestcheck capable of analyzing an arbitrary topological computation and determining the minimum number of errors required to cause failure.
View original: http://arxiv.org/abs/1210.4249

No comments:

Post a Comment